| Name:      | Caden Wesley Roberts | Last 4 ID: | CSE 122/222A |
|------------|----------------------|------------|--------------|
| Due: Janua | ry 19 (midnight)     |            | HW 1         |

**Instructions:** Complete the problems below **in your own handwriting**. Show any work. Circle your answers where necessary. If the work or answer is not readable, you will not receive credit.

## 1 Fill in the Blank [30 points]

Fill in the blank with the most correct answer.

| a) | Statistical Timing Analysis | checks if setup and hold times are satisfied.                                  |        |
|----|-----------------------------|--------------------------------------------------------------------------------|--------|
| b) | Placement                   | determines the location of standard cells.                                     |        |
| c) | Routing                     | creates the wires that connect standard cells.                                 |        |
| d) |                             | determines the location of standard cell rows and macro blocks.                |        |
| e) | Dopants can be ac           | dded most quickly byion implementation                                         |        |
| f) | A shape on the mo           | con layer creates a connection between LI and the                              | layer. |
| g) | PMOS transistors            | are created in anntype well.                                                   |        |
| h) | After some proces           | ssing steps, a wafer is made more flat using chemical mechanical planarization |        |
| i) | Dielectric materials        | electrically insulates interconnect layers.                                    |        |
| j) | When exposed to             | UV light, develops with the pattern of the mask.                               |        |
| k) | The source and di           | rain of an NMOS transistor is type silicon.                                    |        |
| 1) | The four terminal           | s of a transistor are the gate, source, drain andbody                          |        |
| m) | Metal interconnec           | ct is commonly made with copper (a material).                                  |        |
| n) | Modern MOS tran             | nsistor gates are made with (a material).                                      |        |
| o) | Etching                     | can be isotropic or anisotropic.                                               |        |

## 2 Review: Time Constants [8 points]

What is the time **in nanoseconds** to discharge this capacitor to 50% of the initial value? **Show your work!** 



t = 0.3466 ns

## 3 Review: Series/Parallel Resistors [5 points]

Assuming R1=10k $\Omega$  and R2=20k $\Omega$ , what is the equivalent resistance **in k** $\Omega$  of the circuit below? **Show your work!** 



## 4 Processing Steps [7 points]

For each mask layer, specify the correct processing step or step(s) in the CMOS fabrication process: implantation, diffusion, oxidation, etch, deposition.

a) nwell: Implantation, diffusion
b) psdm: Implantation, diffusion
c) m1: Deposition, etching
d) licon: Deposition, etching
e) poly: Deposition, etching
f) diff: Diffusion
g) mcon: Implantation, diffusion